September 19, 2017

SEGGER Adds Support for SiFive's Coreplex IP to Its Industry Leading J-Link Debug Probe

SEGGER Microcontroller, a leading supplier of software, hardware and development tools for embedded systems, and SiFive, the first fabless provider of customized, open-source-enabled semiconductors, today announced the availability of SEGGER J-Link support for SiFive Coreplex IP, based on the RISC-V architecture. The growing interest in Coreplex IP is increasingly prompting vendors like SEGGER to make its industry leading tools available as part of the RISC-V ecosystem.

RISC-V was born from the dire need to address the skyrocketing cost of designing and manufacturing increasingly complex new chip architectures, a result of the economic demise of Moore’s Law. SiFive was founded by the inventors of RISC-V – Yunsup Lee, Andrew Waterman and Krste Asanovic – with a mission to democratize access to custom silicon. In its first six months of availability, its HiFive1 software development boards have been delivered to thousands of developers in over 40 countries, making SiFive Coreplex IP the de facto leader for RISC-V cores, with more public customers, working silicon and development boards than any other RISC-V vendor.

“In order to bring RISC-V and custom silicon to its full potential, the ecosystem needs a full complement of established commercial tools with which to validate designs,” said Jack Kang, vice president of product and business development at SiFive. “Support from SEGGER’s industry-leading J-Link debug probe family is a huge step for embedded developers who wish to debug software and production program chips using RISC-V cores. We look forward to our continued partnership with SEGGER and are excited to see how this development impacts the entire RISC-V community.”

All current J-Link models now support debugging of RV32 RISC-V cores. This includes support from SEGGER's GDB Server, which is part of the J-Link software package that supports SiFive’s free Eclipse-based Freedom Studio. J-Link’s high performance and functionality allows it to be easily used and it provides reliable, professional support to RISC-V cores. Features also include a direct Flash memory download via an open flash loader interface giving SiFive and the RISC-V ecosystem access to SEGGER’s vast catalog of supported flash devices. For systems running code from flash memory instead of RAM, there is an unlimited number of breakpoints not only in RAM, but also in Flash (with higher end J-Link PLUS, J-Link Ultra + and J-Link PRO models).

"RISC-V is a great CPU architecture. With various open-source and commercial implementations, we believe that it will become very popular, very fast,” said Alex Grüner, J-Link product manager and CTO of SEGGER. “J-Link’s family of professional debug probes are now available to help contribute to and build on the success of RISC-V."

Said Rick O’Connor, chairman of the RISC-V Foundation: “The fact that SEGGER is seeing commercial demand for RISC-V is evidence that open-source semiconductors are enabling a new wave of silicon design. SiFive and others implementing RISC-V cores based on SiFive’s Coreplex IP will now have the necessary tools to simplify their development workflow.”

The low-cost version J-Link EDU allows students and hobbyists to use professional debug technology with RISC-V. Using J-Link with RISC-V is easy – download examples here.

More information about J-Link can be found here.

For more information on the SiFive’s Coreplex IP, click here.

About J-Link/J-Trace

The SEGGER J-Link / J-Trace is the most popular debug probe family on the market. It is tool chain independent and works with free GDB-based tool chains as well as commercial IDEs. J-Trace PRO works with all currently available Cortex-M devices up to a 300MHz maximum trace clock. It supports tracing on CortexM0/M0+/M1/M3/M4/M7 targets. J-Trace PRO also provides all the features of J-Link technology for Cortex-M, such as unlimited flash breakpoints and Monitor Mode Debugging. With the J-Link family, investments in the debug probe are preserved when changing compiler or even CPU architecture. J-Link supports multiple CPU families; there is no need to buy a new J-Link or new license when switching to a different yet supported CPU family or toolchain. All J-Links are fully compatible to each other, so an upgrade from a lower-end model to a higher-end model is a matter of a simple plug-and-play. Full product specifications are available at: https://www.segger.com/products/debug-probes/j-link/ The J-Link - Software is available at: https://www.segger.com/downloads/jlink

About Segger

SEGGER Microcontroller is a full-range supplier of software, hardware and development tools for embedded systems. The company offers support throughout the whole development process with affordable, high quality, flexible and easy-to-use tools and components. SEGGER offers solutions for secure communication as well as data and product security, meeting the needs of the rapidly evolving IoT. SEGGER was founded in 1997, is privately held, and is growing steadily. Headquartered in Germany with a US office in the Boston area and distributors in all continents, SEGGER offers its full product range worldwide. For additional information, visit: https://www.segger.com

About SiFive

SiFive is the first fabless provider of customized semiconductors based on the free and open RISC-V instruction set architecture. Founded by RISC-V inventors Andrew Waterman, Yunsup Lee and Krste Asanovic, SiFive democratizes access to custom silicon by helping system designers reduce time-to-market and realize cost savings with customized RISC-V based semiconductors. SiFive is located in Silicon Valley and has venture backing from Sutter Hill Ventures, Spark Capital and Osage University Partners. For more information, visit www.sifive.com.

MEDIA CONTACTS

Harald Shober
SEGGER
+49 2103-2878-181
Harald.Schober@segger.com
Jack Kang
SiFive
+1 (510) 673-1309
jack@sifive.com